Genovese, Mariangela (2014) Hardware architectures for real time processing of High Definition video sequences. [Tesi di dottorato]

[img]
Anteprima
Testo
Genovese_Mariangela_26.pdf

Download (13MB) | Anteprima
[error in script] [error in script]
Tipologia del documento: Tesi di dottorato
Lingua: English
Titolo: Hardware architectures for real time processing of High Definition video sequences
Autori:
AutoreEmail
Genovese, Mariangelamariangela.genovese@unina.it
Data: 28 Marzo 2014
Numero di pagine: 123
Istituzione: Università degli Studi di Napoli Federico II
Dipartimento: Ingegneria Elettrica e delle Tecnologie dell'Informazione
Scuola di dottorato: Ingegneria dell'informazione
Dottorato: Ingegneria elettronica e delle telecomunicazioni
Ciclo di dottorato: 26
Coordinatore del Corso di dottorato:
nomeemail
Rinaldi, Niccolònirinald@unina.it
Tutor:
nomeemail
Napoli, Ettore[non definito]
Data: 28 Marzo 2014
Numero di pagine: 123
Parole chiave: Real time processing; High Definition video; Field Programmable Gate Array; Background identification; Denoising
Settori scientifico-disciplinari del MIUR: Area 09 - Ingegneria industriale e dell'informazione > ING-INF/01 - Elettronica
Depositato il: 08 Apr 2014 11:31
Ultima modifica: 31 Dic 2017 02:00
URI: http://www.fedoa.unina.it/id/eprint/9727
DOI: 10.6093/UNINA/FEDOA/9727

Abstract

Actually, application fields, such as medicine, space exploration, surveillance, authentication, HDTV, and automated industry inspection, require capturing, storing and processing continuous streams of video data. Consequently, different process techniques (video enhancement, segmentation, object detection, or video compression, as examples) are involved in these applications. Such techniques often require a significant number of operations depending on the algorithm complexity and the video resolution, which make impossible a time efficient software implementation. The actual demand, driven by the consumer electronics market, of lightweight and high performance portable systems capable of processing high definition (HD) video sequences in real-time is therefore mainly targeted through the use of integrated digital electronic systems. Very high performance can be obtained by using full custom ASIC implementations. However, the complexity and the cost associated with ASIC design is significant. Moreover, ASIC implementations are not reconfigurable and require a long design time. For these reasons, Field Programmable Gate Array (FPGA) devices are more and more being chosen as target technology for the hardware acceleration. In this dissertation, several hardware architectures for real-time video processing of HD video sequences are proposed. The circuits are designed by using Hardware Description Languages (HDL) and the target technologies for the implementation are mainly FPGA devices. Area utilization, maximum working frequency, and power dissipation are also computed and analyzed for all the described architectures and several experiments are carried out to test the circuits characteristics. The comparison with previously proposed works shows that circuits performance overcome the state-of-the-art architectures, highlighting the effectiveness of the proposed solutions.

Downloads

Downloads per month over past year

Actions (login required)

Modifica documento Modifica documento